Home
last modified time | relevance | path

Searched refs:REG_GXFIFO_ADDR (Results 1 – 7 of 7) sorted by relevance

/TwlSDK-5.2.1/build/libraries/mi/common/src/
Dmi_dma_gxcommand.c86 MIi_DmaSetParameters(dmaNo, currentSrc, (u32)REG_GXFIFO_ADDR, MI_CNT_SEND32(length), 0); in MI_SendGXCommand()
195 …MIi_DmaSetParameters(MIi_GXDmaParams.dmaNo, src, (u32)REG_GXFIFO_ADDR, MI_CNT_SEND32_IF(length), 0… in MIi_FIFOCallback()
200 … MIi_DmaSetParameters(MIi_GXDmaParams.dmaNo, src, (u32)REG_GXFIFO_ADDR, MI_CNT_SEND32(length), 0); in MIi_FIFOCallback()
259 MIi_DmaSetParameters(dmaNo, (u32)src, (u32)REG_GXFIFO_ADDR, MI_CNT_GXCOPY(commandLength), 0); in MI_SendGXCommandFast()
311 MIi_DmaSetParameters(dmaNo, (u32)src, (u32)REG_GXFIFO_ADDR, MI_CNT_GXCOPY_IF(commandLength), 0); in MI_SendGXCommandAsyncFast()
/TwlSDK-5.2.1/build/libraries/mi/common.TWL/src/
Dmi_ndma_gxcommand.c87 …ig_Dev(MIi_NDMA_TYPE_GXCOPY, ndmaNo, (const void*)currentSrc, (void*)REG_GXFIFO_ADDR, 0/*not used*… in MI_SendNDmaGXCommand()
202 (void*)REG_GXFIFO_ADDR, in MIi_FIFOCallback()
269 (void*)REG_GXFIFO_ADDR, in MI_SendNDmaGXCommandFast()
324 (void*)REG_GXFIFO_ADDR, in MI_SendNDmaGXCommandAsyncFast()
/TwlSDK-5.2.1/build/libraries/mi/common/include/
Ddma_red.h291 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
298 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR ( \
306 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
313 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
/TwlSDK-5.2.1/build/libraries/init/common/include/
Ddma_red.h291 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
298 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR ( \
306 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
313 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
/TwlSDK-5.2.1/build/libraries/os/common/include/
Ddma_red.h291 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
298 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR ( \
306 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
313 __MI_DmaSetAsync(dmaNo, srcp, REG_GXFIFO_ADDR, ( \
/TwlSDK-5.2.1/include/twl/hw/ARM9/
Dioreg_G3X.h589 #define REG_GXFIFO_ADDR (HW_REG_BASE + REG_GXFIFO_OFFSET) macro
590 #define reg_G3X_GXFIFO (*( REGType32v *) REG_GXFIFO_ADDR)
/TwlSDK-5.2.1/include/nitro/hw/ARM9/
Dioreg_G3X.h589 #define REG_GXFIFO_ADDR (HW_REG_BASE + REG_GXFIFO_OFFSET) macro
590 #define reg_G3X_GXFIFO (*( REGType32v *) REG_GXFIFO_ADDR)