Lines Matching refs:r1

35     CMP         r1,r0           // pとpOutは同じ?  in MTX34CopyAsm()
37 VLDMIA r1,{s0-s11} // レジスタ[S0-S11]にpを全て入れる in MTX34CopyAsm()
49 VLDMIA r1!,{s0-s7} // レジスタ[S0-S7]に行列p1を入れる in MTX34MultAsm_ORG()
58 VLDR.F32 s0,[r1,#0] // p1の続き in MTX34MultAsm_ORG()
69 VLDR.F32 s4,[r1,#4] // p1の続き in MTX34MultAsm_ORG()
83 VLDR.F32 s1,[r1,#8] // p1の続き in MTX34MultAsm_ORG()
89 VLDR.F32 s5,[r1,#12] // p1の続き in MTX34MultAsm_ORG()
120 VLDR.F32 s3,[r1,#4*4*0+4*3] // 行列p1[0][3] in MTX34MultAsm()
121 VLDR.F32 s7,[r1,#4*4*1+4*3] // 行列p1[1][3] in MTX34MultAsm()
122 VLDR.F32 s11,[r1,#4*4*2+4*3] // 行列p1[2][3] in MTX34MultAsm()
126 VLDR.F32 s20,[r1,#4*4*0+4*0] // 行列p1[0][0] in MTX34MultAsm()
127 VLDR.F32 s21,[r1,#4*4*1+4*0] // 行列p1[1][0] in MTX34MultAsm()
133 VLDR.F32 s20,[r1,#4*4*2+4*0] // 行列p1[2][0] in MTX34MultAsm()
140 VLDR.F32 s21,[r1,#4*4*0+4*1] // 行列p1[0][1] in MTX34MultAsm()
147 VLDR.F32 s20,[r1,#4*4*1+4*1] // 行列p1[1][1] in MTX34MultAsm()
153 VLDR.F32 s21,[r1,#4*4*2+4*1] // 行列p1[2][1] in MTX34MultAsm()
159 VLDR.F32 s20,[r1,#4*4*0+4*2] // 行列p1[0][2] in MTX34MultAsm()
165 VLDR.F32 s21,[r1,#4*4*1+4*2] // 行列p1[1][2] in MTX34MultAsm()
171 VLDR.F32 s20,[r1,#4*4*2+4*2] // 行列p1[2][2] in MTX34MultAsm()
183 MOV r1,r0 in MTX34MultAsm()
184 VSTMIA r1!,{s0-s3} // 結果をストア in MTX34MultAsm()
185 VSTMIA r1,{s4-s11} // 結果をストア in MTX34MultAsm()
193 VLDMIA r1,{s2-s13} // レジスタ[S1-S12]に行列pを入れる in MTX34MultAsm()
220 VLDMIA r1!,{s12-s19} // レジスタ[S12-S19]に行列p1を入れる in MTX34AddAsm()
228 VLDMIA r1!,{s12-s15} // p1の続き in MTX34AddAsm()
250 VLDMIA r1!,{s14-s21} // レジスタ[S14-S21]に行列p1を入れる in MTX34MAddAsm()
256 VLDMIA r1,{s14-s17} // p1の続き in MTX34MAddAsm()
277 VLDMIA r1,{s0-s11} // レジスタ[S0-S11]に行列pを入れる in MTX34MultScaleAsm()
301 VLDMIA r1,{s12-s14} // レジスタ[S12-S14]にVEC3を入れる in MTX34MultScaleAsm()
326 VLDMIA r1,{s0-s2} in MTX34InverseAsm()
327 ADD r1,#4*4 in MTX34InverseAsm()
328 VLDMIA r1,{s3-s5} in MTX34InverseAsm()
329 ADD r1,#4*4 in MTX34InverseAsm()
330 VLDMIA r1,{s6-s8} in MTX34InverseAsm()
395 VLDR.F32 s12,[r1,#4*3-(4*4*2)]// src[0][3] in MTX34InverseAsm()
400 VLDR.F32 s13,[r1,#4*3-(4*4)] // src[1][3] in MTX34InverseAsm()
405 VLDR.F32 s14,[r1,#4*3] // src[2][3] in MTX34InverseAsm()
423 VLDMIA r1,{s0-s2} in MTX34InvTransposeAsm()
424 ADD r1,#4*4 in MTX34InvTransposeAsm()
425 VLDMIA r1,{s3-s5} in MTX34InvTransposeAsm()
426 ADD r1,#4*4 in MTX34InvTransposeAsm()
427 VLDMIA r1,{s6-s8} in MTX34InvTransposeAsm()
511 VLDMIA r1,{s12-s14} // レジスタ[S0-S11]にベクトルを全て入れる in MTX34MultTranslateAsm()
525 VLDMIA r1,{s0-s11} // レジスタ[S0-S11]に行列pMを全て入れる in MTX34MultTranslateAsm()
548 VLDMIA r1,{s0-s11} // レジスタ[S0-S11]に行列pMを全て入れる in VEC3TransformAsm()
574 VLDR.F32 s0,[r1,#0*16+0*4] in MTX34TransposeAsm()
575 VLDR.F32 s1,[r1,#1*16+0*4] in MTX34TransposeAsm()
576 VLDR.F32 s2,[r1,#2*16+0*4] in MTX34TransposeAsm()
578 VLDR.F32 s4,[r1,#0*16+1*4] in MTX34TransposeAsm()
579 VLDR.F32 s5,[r1,#1*16+1*4] in MTX34TransposeAsm()
580 VLDR.F32 s6,[r1,#2*16+1*4] in MTX34TransposeAsm()
582 VLDR.F32 s8,[r1,#0*16+2*4] in MTX34TransposeAsm()
583 VLDR.F32 s9,[r1,#1*16+2*4] in MTX34TransposeAsm()
584 VLDR.F32 s10,[r1,#2*16+2*4] in MTX34TransposeAsm()
595 VLDR.F32 s0,[r1,#0] in MTX34ScaleAsm()
600 VLDR.F32 s5,[r1,#4] in MTX34ScaleAsm()
605 VLDR.F32 s10,[r1,#8] in MTX34ScaleAsm()